# 5 Resistors

Resistors provide specific and controlled amounts of electrical resistance. They are useful in a variety of applications, ranging from current limiting to voltage division. Analog circuits usually include many resistors, so it is fortunate that they are relatively easy to integrate. Although the tolerance of any particular integrated resistor is relatively poor ( $\pm 30\%$ ), the tracking between matched pairs of integrated resistors is excellent ( $\pm 0.1\%$ ). Laser-trimmed thin-film resistors can achieve tolerances of better than  $\pm 0.1\%$ , but only at the cost of additional processing steps.

Most processes offer a choice of several different resistor materials. Some are better suited to fabricating high-value resistors and others to fabricating low-value ones. The precision and temperature variation of different materials also varies widely. Circuit designers usually select appropriate materials for each resistor and mark their schematics accordingly. Sometimes different symbols identify the various types of resistors; sometimes the type of each resistor is printed beside it. The choice of resistor materials can have tremendous impact on circuit performance, so substitutions should not be made without careful consideration of the consequences.

# RESISTIVITY AND SHEET RESISTANCE

The International System of Units<sup>1</sup> (SI) defines the Ohm ( $\Omega$ ) as the standard unit of resistance. As with other SI quantities, a system of prefixes allows this unit to be scaled upward or downward. Table 5.1 lists most of the prefixes used by engineers, along with their official SI abbreviations and those used by the simulation program SPICE.<sup>2</sup>

The value of a resistor can be computed given its dimensions and composition. Each material possesses a characteristic resistivity, usually measured in  $\Omega$ -cm.

The International System of Units, or Système Internationale (SI), is more commonly called the metric system.

The acronym SPICE stands for Simulation Program with Integrated Circuit Emphasis, the most familiar and widely used circuit simulator. Developed by Larry Nagel and others under the supervision of D. O. Pederson at the University of California at Berkeley, SPICE was first released in 1972.

| Name of Prefix | Value            | SI Symbol | SPICE Symbol |
|----------------|------------------|-----------|--------------|
| atto-          | $10^{-18}$       | a         |              |
| femto-         | $10^{-15}$       | f         | F            |
| pico-          | $10^{-12}$       | p         | P            |
| nano-          | $10^{-9}$        | n         | N            |
| micro-         | $10^{-6}$        | μ         | U            |
| milli-         | $10^{-3}$        | m         | M            |
| kilo-          | $10^{3}$         | k         | K            |
| mega-          | $10^{6}$         | M         | MEG          |
| giga-          | 10 <sup>9</sup>  | G         |              |
| tera-          | 10 <sup>12</sup> | T         |              |

**TABLE 5.1** Selected prefixes of the International System of Units (SI).

Resistivity is the inverse of *conductivity*, so if one of these two properties is known, then the other can be determined (a resistivity of  $10\Omega \cdot \text{cm}$  implies a conductivity of  $0.1(\Omega \cdot \text{cm})^{-1}$ , and *vice versa*). Conductors have very low resistivities, while doped semiconductors have moderate resistivities (Table 5.2). The resistivity of a true insulator such as silicon dioxide is virtually infinite.

| Material                                            | Resistivity Ω·cm (25°C) |
|-----------------------------------------------------|-------------------------|
| Copper, bulk                                        | $1.7 \cdot 10^{-6}$     |
| Gold, bulk                                          | $2.4 \cdot 10^{-6}$     |
| Aluminum, thin film                                 | $2.7 \cdot 10^{-6}$     |
| Aluminum (2% silicon)                               | $3.8 \cdot 10^{-6}$     |
| Platinum silicide                                   | $3.0 \cdot 10^{-5}$     |
| Silicon, N-type ( $N_d = 10^{18}  \text{cm}^{-3}$ ) | 0.25                    |
| Silicon, N-type $(N_d = 10^{15} \text{ cm}^{-3})$   | 48                      |
| Silicon, intrinsic                                  | $2.5 \cdot 10^{5}$      |
| Silicon dioxide (SiO <sub>2</sub> )                 | $\sim 10^{14}$          |

**TABLE 5.2** Resistivities of selected homogeneous materials.<sup>3</sup>

Figure 5.1 shows a simple resistor constructed from a rectangular slab of a homogeneous material having resistivity  $\rho$ . This resistor is contacted at either end by perfectly conductive plates. If the slab of resistive material has length L, width W, and thickness t, then its resistance R equals:

$$R = \rho \, \frac{L}{Wt} \tag{5.1}$$

Integrated resistors consist of diffusions or depositions that can be modeled as films of constant thickness. It is therefore customary to combine resistivity and thickness into a single term called the *sheet resistance*  $R_s$ . In the case of a homogeneous material,  $R_s = \rho/t$ . The formula for resistance can now be rewritten as follows:

$$R = R_s \left(\frac{L}{W}\right) \tag{5.2}$$

Resistivities vary substantially depending on the conditions of preparation; for example, bulk resistivities of pure materials are considerably smaller than the thin-film values. Values for Cu, Au, Al, PtSi: W. R. Runyan and K. R. Bean. Semiconductor Integrated Circuit Processing Technology (Reading, PA: Addison-Wesley, 1994), pp. 535, 546, 548. Doped silicon: W. R. Thurber, R. L. Mattis and Y. M. Liu; National Bureau of Standards Special Publication 400-64: 1981, p. 42. Intrinsic silicon: B. G. Streetman, Solid State Electronic Devices, 2nd ed. (Englewood Cliffs. NJ: Prentice-Hall, 1980), p. 443. SiO<sub>2</sub>: Runyan, et al., p. 63.

FIGURE 5.1 Layout of a simple resistor consisting of a rectangular slab of resistance material contacted by perfectly conductive terminations.



Resistors are often specified in terms of their (L/W) ratio, which, although technically dimensionless, is usually assigned fictitious units of squares (

). A resistor with equal length and width contains one square; a resistor with a length twice its width consists of two one-square resistors in series, or two squares, and so forth. The sheet resistance  $R_s$  is usually given in units of Ohms per square ( $\Omega \square$ ). The value of a resistor can be found by multiplying the number of squares it contains by its sheet resistance. For example, a resistor containing ten squares of 1500/□ material will have a value of  $1.5k\Omega$ .

Although the sheet resistance of a homogeneous film can be easily computed, many integrated resistors consist of inhomogeneous diffusions. No simple formula exists for determining the sheet resistance of such a diffusion. One can determine the sheet resistance of an ideal Gaussian diffusion using Irwin's graphs, but real diffusions do not necessarily follow these idealized profiles. In practice, sheet resistances of diffusions are usually determined by empirical measurement instead of by computation.

# 5.2 RESISTOR LAYOUT

Figure 5.2 shows the layout of the simplest possible resistor, consisting of a simple rectangle of resistance material with contacts at either end. The low resistance of a contact effectively shorts out the material underneath it. Almost all of the current exits the contact along its inner edge, facing the main body of the resistor. The drawn length of the resistor  $L_d$  therefore equals the distance measured from the inner edge of one contact to the inner edge of the other. Similarly, the width of the strip of resistance material is called its drawn width  $W_d$ . The drawn length and width can be used to determine the approximate value of the resistor using equation 5.2.

FIGURE 5.2 Layout of a simple strip resistor.



J. C. Irvin, "Resistivity of Bulk Silicon and Diffused Layers in Silicon," Bell Syst. Tech. J., Vol. 41, #2, 1962, pp. 387-410.

However, there are several factors at work in an integrated resistor that do not occur in the simple resistor in Figure 5.1. Photolithography and etching can cause oxide openings to grow or shrink slightly. Outdiffusion can widen a resistor and thus reduce its resistance. Nonuniform current flow near the contacts can increase its resistance. An examination of each of these terms will show which must be taken into account in order to accurately predict the value of a resistor.

The most significant corrections to the resistor equation are those associated with width rather than length, because most resistors are much narrower than they are long. The resistor equation can therefore be rewritten as follows:

$$R = R_s \left[ \frac{L_d}{W_d + W_b} \right]$$
 [5.3]

The width bias  $W_b$  models the difference between the drawn width and the effective width. Outdiffusion adds about  $20^{\circ}_{\circ}$  of the junction depth to the drawn width of a diffused resistor. For example, a base resistor with a junction depth of  $1.25\mu m$  will have a width bias of about  $0.25\mu m$  due to outdiffusion. This causes about a 5% error in the value of a  $5\mu m$ -wide base resistor—enough to be worth attempting to correct. The width bias for a given diffusion can be determined experimentally by measuring a set of resistors of varying widths. Layout rules sometimes include tables of width biases. If available, these should be used when calculating resistor values.

Equation 5.3 implicitly assumes uniform current flow through the resistor. The layout in Figure 5.2 violates this assumption because the contacts do not extend entirely across the ends of the resistor. The current must crowd inward as it approaches the contacts, making the actual value of the resistor slightly larger than that estimated by width and length. The effect of lateral nonuniform current flow can be computed using the following formula:

$$\Delta R = \frac{R_s}{\pi} \left[ \frac{1}{k} \ln \left( \frac{k-1}{k-1} \right) + \ln \left( \frac{k^2-1}{k^2} \right) \right]$$
 [5.4]

where  $k = W_e / (W_e - W_c)$ , with  $W_e$  being the effective width of the resistor and  $W_c$  the width of the contact. The effective width of the resistor equals the sum of the drawn width  $W_d$  and the width bias  $W_b$ . The quantity  $\Delta R$  represents the increase in resistance caused by nonuniform current flow at both ends of the resistor. For example, a resistor  $5\mu$ m wide containing  $3\mu$ m-wide contacts at either end will be 0.05 squares longer than equation 5.3 predicts. Since most resistors are at least ten squares long, this factor usually causes less than 1% error and is therefore inconsequential.

Current also flows nonuniformly in the vertical dimension as it enters and exits the resistor contacts. The current must bend upward to exit through the surface of the resistor, and it crowds toward the inside edges of the contacts as it does so. This current crowding produces a slight increase in overall resistance. This crowding effect is usually considered part of the *contact resistance* between the resistor and its metallization; see Section 5.3.4.

In summary, the width bias is usually important, and the effects of nonuniform current are usually not. Instead of applying corrections for nonuniform current flow,

A. B. Glaser and G. E. Subak-Sharpe, Integrated Circuit Engineering (Reading, MA: Addison-Wesley, 1977), p. 127. See also P. R. Gray and R. G. Meyer, Analysis and Design of Analog Integrated Circuits, 3rd ed. (New York: John Wiley and Sons, 1993), p. 139; D. J. Hamilton and W. G. Howard, Basic Integrated Circuit Engineering (New York: McGraw-Hill, 1975), p. 150.

<sup>&</sup>lt;sup>6</sup> C. Y. Ting and C. Y. Chen, "A Study of the Contacts of a Diffused Resistor," *Solid State Elect.*, Vol. 14, 1971, p. 434. This formula is strictly valid only for  $W_c >> W_c - W_c$ .

the designer should make the resistors long enough to avoid its influence. If the resistors are at least five squares long, then the effects of nonuniform current flow will probably total less than 5% and can usually be neglected.

Large resistors are often folded, producing so-called serpentine or meander resistors (Figure 5.3). These resistors usually employ rectangular turns (Figure 5.3A) rather than circular turns (Figure 5.3B). Rectangular turns are not only easier to draw but also allow the spacing between the turns of the resistor to be easily adjusted. The circular end segment can be split into two arcs to allow the insertion of an additional resistor segment, but this often requires redrawing the resistor.

Current does not flow uniformly around the bends in a serpentine resistor. Each square corner adds approximately 0.56 squares. Neglecting process biases and end effects, the value of the resistor of Figure 5.3A is

$$R = R_s \left( \frac{2A + B}{W} + 1.12 \right)$$
 [5.5]

The contribution of a corner square is usually rounded to 1/2 square; thus the often-quoted rule, "a corner counts half a square." The slight errors implicit in this assumption rarely have any practical significance.

FIGURE 5.3 Layout of serpentine resistors with (A) rectangular turns and (B) circular turns. In the case of circular turns, spacing, D, is assumed to equal the width, W, of the resistor.



The 180° circular end segment of Figure 5.3B adds 2.96 squares to the resistor.<sup>8</sup> Neglecting process biases and end effects, the resistance of this structure equals

$$R = R_s \left(\frac{2C}{W} + 2.96\right) \tag{5.6}$$

The contribution of a circular end is usually rounded to 3 squares.

Sometimes a resistor becomes so narrow that contacts cannot reside inside it without violating design rules. This problem is usually overcome by enlarging the ends of the resistor to form heads around the contacts. The resulting structure is called a dogbone or dumbbell resistor because of its characteristic shape (Figure 5.4). The drawn length  $L_d$  of a dogbone resistor is measured from contact to contact, and the drawn width  $W_d$  is measured across the body of the resistor. The approximate value of the

rangan gray unit in 💸

Glaser, et al., p. 118. Grebene cites a value of 0.53: Grebene, p. 140. Reinhard cites one of 0.65: D. K. Reinhard. Introduction to Integrated Circuit Engineering (Boston: Houghton Mifflin, 1987), p. 191.

Glaser, et al., p. 118. Grebene's value appears to be in error: Grebene, p. 140.



FIGURE 5.4 The dimensions of a dogbone resistor required for computing its value.

resistor can then be computed using equation 5.3. The effects of bends in the resistor can be handled in the same manner as for the strip resistor.

The effects of lateral nonuniform current flow differ for dogbone and strip resistors. In a strip resistor, such as that in Figure 5.2, the current crowds inward toward the contact, and the effective value of the resistor increases. In a dogbone resistor, the current spreads out as it enters the head, and the effective value of the resistor decreases. This effect can be minimized by making the width of the contact  $W_c$  equal to the width of the resistor  $W_d$  and by minimizing the overlap  $W_o$  of the resistor head over the contact. Table 5.3 lists published correction factors  $\Delta R$  for two dogbone heads (one at either end of the resistor).

| W <sub>o</sub> | $\mathbf{W}_{c}$ | $\Delta R$ |
|----------------|------------------|------------|
| $W_d$          | $W_d$            | -0.7□      |
| $W_d$          | $W_d$            | -0.3□      |

**TABLE 5.3** Correction factors  $\Delta R$  for dogbone resistors.

The correction factor  $\Delta R$  is usually less than 0.3 squares because most strip resistors use an overlap of less than half the drawn width. The contact resistance (Section 5.3.4) incorporates the effects of nonuniform current flow in the vertical plane. These corrections are negligible if the resistor is more than about five squares long.

Dogbone resistors do not pack as densely as strip or serpentine resistors (Figure 5.5). Many designers consider dogbone resistors to be more accurate than strip or serpentine resistors of the same width. True, the errors caused by nonuniform current flow are smaller for dogbones than for either strip or serpentine resistors, but this does not actually improve the accuracy of the resistor. Matched resistors should always be laid out in identical sections, and as long as each section has the same layout, it does not matter whether it uses dogbone heads or not.





FIGURE 5.5 Sample dogbone and serpentine resistors, showing the poorer packing density caused by the presence of enlarged heads.

Reinhard, p. 192.

# 5.3 RESISTOR VARIABILITY

The value of a resistor depends on numerous factors, including process variability temperature, nonlinearity, and contact resistance. Other, less-significant factors that primarily affect resistor matching include orientation, stress and temperature gradients, thermoelectric effects, nonuniform etch rates, NBL push, voltage modulation. charge spreading, and PSG polarization. These less-significant factors will be discussed in Chapter 7.

#### 5.3.1. Process Variation

The value of a resistor depends upon its sheet resistance and its dimensions. Sheet resistances vary because of fluctuations in film thickness, doping concentration. doping profiles, and annealing conditions. The dimensions of a resistor vary because of photolithographic inaccuracies and nonuniform etch rates.

Modern processes maintain sheet resistances within  $\pm 20$  or  $\pm 25\%$ , <sup>10</sup> except for pinch resistors. Base pinch resistors are formed from the region corresponding to the neutral base of an NPN transistor. Base pinch sheet resistance strongly correlates with NPN beta because both are functions of the doping and thickness of the neutral base region. A high NPN beta indicates a high base pinch sheet and vice versa. Most processes specify a 3:1 variation (±50%) in beta, and base pinch resistors vary by a similar amount.

Linewidth control is a measure of dimensional variation introduced by photolithography and processing. It depends only weakly on width for feature sizes of a micron or more. 11 In other words, if a 5 µm feature can be held to a tolerance of  $\pm 1 \mu m$ , then so can a 25 $\mu m$  feature. Consequently, linewidth control measured as a percentage of feature size improves with increasing feature size. Most processes can maintain linewidth control to within about ±20% of their minimum feature size. For example, a standard bipolar process with a minimum feature size of 5µm will probably have a linewidth control of about ±1 µm.

If the sheet resistance variation and the linewidth control are known, then the actual tolerance for a resistor of effective width  $W_e$  can be computed using the following equation 12

$$\delta R + \frac{C_L}{W} + \delta R_s \tag{5.7}$$

where  $\delta R$  is the tolerance of the resistor,  $C_L$  is the linewidth control of the applicable layer, and  $\delta R_s$  is the variability of the sheet resistance. The equation assumes that the resistor is long enough to ignore length variations. Suppose that a resistor with an effective width of  $2\mu m$  is drawn on a layer with a linewidth control of  $\pm 0.25\mu m$ using a material with a sheet resistance variation of ±25%. Equation 5.7 predicts that the resulting resistor will vary by ±38%. If the effective width were increased to  $10\mu m$ , then the variability would be reduced to  $\pm 28\%$ .

This information can be summarized as a set of design guidelines:

 Where tolerance does not matter, use minimum-width resistors and expect variations of about ±50%. Diffused resistors should not be made narrower

The variability figures used in this section represent the three-sigma limits of a Gaussian distribution.

Linewidth control of submicron features depends quite strongly on the precise dimensions of the geometry. but submicron resistors are rarely employed.

Much of the variability in resistor sheets and linewidth control is due to unpublicized process biases; these add linearly rather than in quadrature. Glaser, et al. correctly use a linear sum but do not offer justification: Glaser, et al., p. 121.  $C_L$  and  $\delta R_S$  are usually quoted as three-sigma values, in which case  $\delta R$  is also a three-sigma value.

than about 150% of their junction depth, or the amount of dopant may be in-adequate to achieve the targeted depth.

- Where moderately precise tolerances are required, use resistors two or three times as wide as the minimum feature size and expect variations of ±35%.
- Where maximum precise tolerances are needed, use resistors approximately five times as wide as the minimum feature size and expect variations of ±30%.

These rules assume  $\pm 25\%$  sheet variation and a linewidth control of  $\pm 20\%$  of the minimum feature size. Base pinch resistors are exceptions to the above rules since their values depend primarily on their sheet variation, and increased widths offer little benefit. The width of a base pinch resistor should equal at least 150% of minimum to ensure that enough dopant diffuses down to form a pinched region. Resistor matching follows somewhat different rules than resistor tolerance (see Section 7.3).

These rules also require modification when dealing with deep diffusions such as N-well. The precision of deeply diffused resistors depends on outdiffusion as it does on linewidth control. In this case, the width required for a given accuracy should be computed using the junction depth or the minimum feature size, whichever is larger. Thus, an 8µm-deep N-well resistor should be made at least 16µm wide to obtain moderate accuracy.

#### 5.3.2. Temperature Variation

Resistivity depends on temperature in a complex, nonlinear manner. Like any nonlinear function, this one can be expanded into a polynomial series. Unless considerable accuracy is required or the temperature varies widely, only the first two terms of the series are significant

$$R(T) = R(T_0) [1 + 10^{-6}TC_1(T - T_0)]$$
 [5.8]

where R(T) is the resistance at the desired temperature, T;  $R(T_0)$  is the resistance at some other temperature,  $T_0$ ; and  $TC_1$  is the linear temperature coefficient of resistivity (TCR) in parts per million per degree Celsius (ppm/°C). A factor of  $10^{-6}$  has been inserted into equation 5.8 to balance the units involved. Table 5.4 lists typical linear temperature coefficients for several common integrated resistance materials. Most of these values are reasonably accurate between 0 and 50°C. The temperature coefficients of polysilicon are exceptions; they depend on annealing conditions and can vary significantly from the values listed in Table 5.4.

Matched resistors must consist of the same material to ensure that temperature variations do not upset their matching. In addition, the TCRs of different diffusions are sometimes used by circuit designers to temperature-compensate circuits. For these reasons, different resistance materials cannot be arbitrarily substituted for one another.

# 5.3.3. Nonlinearity

Ideal resistors exhibit a linear relationship between voltage and current. Practical resistors always exhibit some degree of nonlinearity; in other words, their resistance varies with applied voltage. Nonlinearity, or voltage modulation, arises from several sources, including self-heating, high-field velocity saturation, and depletion region encroachment.

A resistor dissipates power equal to the product of the voltage across it and the current through it. This dissipation causes internal heating. Plastic packages conduct heat rather poorly, so even small amounts of internal heating can cause substantial

**TABLE 5.4** Typical linear temperature coefficients of resistivity for selected materials at 25°C. <sup>13</sup>

| Material                        | TCR,<br>ppm/°( |
|---------------------------------|----------------|
| Aluminum, bulk                  | +3800          |
| Copper, bulk                    | +4000          |
| Gold, bulk                      | +3700          |
| 160Ω/□ Base diffusion           | +1500          |
| 7Ω/□ Emitter diffusion          | +600           |
| 5kΩ/□ Base pinch diffusion      | +2500          |
| 2kΩ/□ HSR implant (P-type)      | +3000          |
| 500Ω/☐ Polysilicon (4kÅ N-type) | -1000          |
| 25Ω/☐ Polysilicon (4kÅ N-type)  | +1000          |
| 10kΩ/□ N-well                   | +6000          |

temperature increases inside the package. Most resistors have relatively large temperature coefficients, and even modest increases in temperature can cause significant resistance variations. Suppose 10mA flows through a  $1k\Omega$  HSR resistor, which consequently dissipates 100mW. Assuming a thermal impedance of 80°C/W and a temperature coefficient of 3000ppm/°C, this dissipation results in an 8°C temperature rise and a 2.4% increase in resistance.

Poly resistors are especially vulnerable to self-heating because they reside on top of the thick-field oxide, which acts as a thermal insulator between the poly resistors and the silicon substrate. Very little heat can escape upward through the protective overcoat and encapsulation, so the temperature rise  $\Delta T$  between the resistor and the silicon substrate, in degrees Celsius, equals

$$\Delta T = 71 \frac{V^2 t_{ox}}{R.L} \tag{5.9}$$

where  $R_s$  is the sheet resistance of the poly in  $\Omega/\Box$ ,  $t_{ox}$  is the thickness of the field oxide in Angstroms (Å), L is the length of the resistor in microns, and V is the voltage applied across the resistor. The temperature-induced nonlinearity equals the product of the temperature rise and the linear TCR of the resistor. This nonlinearity can usually be neglected for resistors that experience less than 1°C of self-heating.

The rate of carrier drift in weak electric fields is proportional to the electric-field intensity. As the field increases, the drift velocity of the carriers eventually becomes diffusion-limited, and the resistance begins to increase. The critical electric field intensity where this nonlinearity begins equals approximately 0.2V/µm for electrons and 0.6V/µm for holes. 14 The electric field should be kept well below these critical

Temperature coefficients depend strongly on the conditions of fabrication and measurement, so the values given here are only approximations. Values for Al. Cu, and Au determined by linear interpolation of data from G. W. C. Kay and T. H. Laby, Tables of Physical and Chemical Constants, 15th ed. (Essex, England: Longman Scientific and Technical, 1986). pp. 117-118. Base, emitter, pinch, and HSR diffusions: Gray, et al., p. 139. Base and HSR diffusions: Grebene, pp. 138, 153. Poly: W. A. Lane and G. T. Wrixon, "The Design of Thin-Film Polysilicon Resistors for Analog IC Applications." IEEE Trans. Electron Devices, Vol. 36, No. 4, 1989, pp. 738-744. See also discussion and curves for various diffusions in Hamilton. et al., pp. 277-279; and P. Norton and I. Brandt, "Temperature Coefficient of Resistance for p- and n-type Silicon," Solid State Electronics, Vol. 21, 1978, pp. 969-974.

<sup>&</sup>lt;sup>14</sup> Muller, et al. give curves showing high-field mobility saturation from which these values can be obtained by examination: R. S. Muller and T. I. Kamins, Device Electronics for Integrated Circuits, 2nd ed. (New York: John Wiley and Sons, 1986), p. 36.

intensities to minimize nonlinearity. Assuming a safety factor of two, the minimum resistor length  $L_{min}$  equals

$$L_{min} = (6.7 \,\mu\,\text{m/V}) \cdot V_{max} \quad \text{for N-type silicon}$$
 [5.10A]

$$L_{min} = (3.3 \,\mu \,\text{m/V}) \cdot V_{max}$$
 for P-type silicon [5.10B]

where  $V_{max}$  is the maximum voltage applied across the resistor. Resistors shorter than  $L_{min}$  can be constructed, but their resistance will increase at high voltages.

Poly resistors may also exhibit nonlinearities if they are so short that appreciable voltage drops can appear across individual poly grains. Under these conditions, the resistance of the barrier regions between grains becomes a function of the voltage drop across the resistor. These nonlinearities can be neglected if the resistor length is at least a thousand times the diameter of an individual grain. Since most polysilicon films have grain sizes of approximately 0.5 to  $1\mu$ m, this means that precision poly resistors should be made at least 50 to  $100\mu$ m long to avoid nonlinearity effects. The length of poly resistors should also satisfy equations 5.10A and 5.10B.

Additional voltage nonlinearities occur in lightly doped diffused resistors, especially base pinch resistors, due to modulation of the depletion regions around reverse-biased junctions. Figure 5.6 shows a cross section of a base pinch resistor. The depletion regions widen toward the high-voltage end of the resistor because the reverse biases are largest there. In other words, the resistor is pinched more severely at the high-voltage end than at the low-voltage end. This pinching effect becomes more pronounced as the voltage across the resistor increases. Voltage nonlinearities of up to 1%/V have been reported for HSR. 16 and similar (or larger) values can be expected for base pinch resistors.



FIGURE 5.6 Cross section of a base pinch resistor showing the intrusion of the depletion regions into the neutral base. Notice that the high-voltage end of the resistor narrows slightly.

Heavily doped resistors do not experience appreciable voltage nonlinearities because the depletion regions extend only a minute distance into them. Emitter resistors, for example, show practically no voltage modulation.

Depletion regions also cause an increase in resistance when significant tank bias is applied. As the voltage difference between the resistor and the tank increases, the depletion regions widen and the resistance increases. This effect is called tank modulation. A 160Ω/□ base resistor experiences a tank modulation of about 0.1%/V.<sup>17</sup>

<sup>15</sup> Lane, et al., p. 741.

W. Bucksch, "Quality and Reliability in Linear Bipolar Design," TI Tech. J., Vol. 4, #6, 1987, pp. 61–69. See also Grebene, p. 153.

Value for 200Ω/N base: Hamilton, et al., p. 155.

If the voltage between the base resistor and its tank were to increase by 10V, then the resistance would increase by 1%. The tank modulation for a  $2k\Omega /\Box$  high-sheet resistor is about 1%/V, and base pinch resistors have tank modulations of at least 1%/V. Matched resistors either require carefully controlled tank biasing or relatively low-sheet materials

Another form of voltage modulation occurs when leads cross a lightly doped resistor. The electric fields generated by the leads cause carriers to redistribute in the body of the resistor in much the same way that the field generated by an MOS gate redistributes carriers in the backgate. This conductivity modulation can cause several percent variation in the value of a  $2k\Omega/\Box$  HSR resistor. HSR resistors are especially susceptible to this effect because they are both very thin and very lightly doped. Accurate HSR resistors should be field plated to minimize variations caused by conductivity modulation. Split field plates (Section 7.2.8) are recommended because they reduce nonlinearities caused by conductivity modulation from the field plates themselves. Poly resistors show less conductivity modulation than diffused resistors because they are usually much more heavily doped. Poly resistors with sheet resistances of  $1k\Omega/\Box$  or less generally do not suffer from conductivity modulation.

#### 5.3.4. Contact Resistance

Each resistor contains at least two contacts, and each of these adds some resistance to the overall structure. This resistance results from the presence of a potential barrier between the resistance material and the metallization. Although carriers can tunnel through this barrier, they lose some energy in the process. This energy loss varies with current and is therefore best described as a specific resistance of the contact interface, measured in  $\Omega \cdot \mu m^2$ . This contact resistance depends on the nature of the materials in contact and on processing conditions. Contact resistance can vary greatly from lot to lot, and designers should assume that it varies from essentially zero to the specified maximum unless the design rules state otherwise. The resistance  $R_c$  added by a single contact having width  $W_c$  and length  $L_c$  equals  $^{18}$ 

$$R_c = \frac{\sqrt{R_s \rho_c}}{W_c} \coth\left(L_c \sqrt{R_c/\rho_c}\right)$$
 [5.11]

where  $R_s$  is the sheet resistance of the resistor material,  $\rho_c$  is the specific contact resistance, and coth() represents the hyperbolic cotangent function. Equation 5.11 also accounts for current crowding in the vertical dimension (Section 5.2). Table 5.5 lists typical observed specific contact resistances for a number of contact systems

 Contact System
 Contact Resistance,

 Al-Cu-Si to 160Ω/□ base
 750

 Al-Cu-Si to 5Ω/□ emitter
 40

 Al-Cu/Ti-W/PtSi to 160Ω/□ base
 1250

 Al-Cu/Al-Cu (Via)
 5

 Al-Cu/Ti-W/Al-Cu (Via)
 5

**TABLE 5.5** Typical contact resistances for various contact systems.<sup>19</sup>

H. Murrmann and D. Widmann, "Current Crowding on Metal Contacts to Planar Devices," IEEE Trans. on Elect. Dev., ED-16, #12, 1969, pp. 1022-1024.

<sup>&</sup>lt;sup>19</sup> Murrmann, et al. give a value of 650Ω μm² for 150Ω/□ base; D'Andrea, et al. give a value of 1000Ω μm² for 180Ω/□ base and 900Ω μm² for 140Ω/□ base: G. D'Andrea and H. Murrmann. "Correction Terms for Contacts to Diffused Resistors," IEEE Trans. on Elect. Dev., ED-17. 1970, pp. 484–485. Emitter: Murrmann. et al. Schottky contact value: by extrapolation from base value using data in Bucksch. Via values are the author's estimate. For a theoretical analysis, see Runyan, et al., pp. 522ff.

Because contact resistances are strongly process-dependent, these values are only indicative of what any given fab can actually guarantee.

The aluminum-copper-silicon (Al-Cu-Si) metal system employed by older processes exhibits significant contact resistance, especially for lightly doped materials such as  $160\Omega/\Box$  base diffusion. The use of refractory barrier metal significantly increases contact resistance variability due to sintering problems. The addition of a silicide layer beneath the barrier metal (Al-Cu/Ti-W/PtSi) eliminates this problem and gives contact resistances only slightly larger than those of aluminum-copper-silicon. Modern CMOS and BiCMOS processes use silicided contacts in combination with heavily doped PSD and NSD diffusions to achieve contact resistances similar to those of emitter ( $400\cdot\mu\text{m}^2$  or better).

Consider a  $1k\Omega$  base resistor constructed with  $8\times8\mu m$  contacts in a standard bipolar process using an Al-Cu-Si metal system. Equation 5.11 indicates that each contact adds  $43\Omega$ . The resistor therefore gains  $86\Omega$ , or about 9% of its value. Standard bipolar base resistors that total less than ten squares per segment may require oversized contacts to avoid excessive variability due to contact resistance.

# 5.4 RESISTOR PARASITICS

No practical resistor is ever completely isolated from its environment. Capacitive and inductive coupling inevitably occur at higher frequencies, and some types of resistors also experience junction leakage. Circuit designers can model these interactions by replacing each integrated resistor with a subcircuit containing several ideal components. One of these components is an ideal resistor, while the remainder are parasitic components that represent the undesired but unavoidable interactions of the resistor with the rest of the die. These subcircuit models are also of interest to layout designers because they illustrate the limitations of various types of resistors.



Figure 5.7 shows the cross section of a typical polysilicon resistor layout. The resistor is surrounded on all sides by oxide, an excellent insulator that exhibits virtually no leakage. The oxide also acts as a capacitive dielectric that couples the resistor to adjoining components. Most poly resistors are laid out on field oxide having a capacitance of about  $0.05 \text{fF}/\mu\text{m}^2$  (Section 6.1). Ignoring fringing effects, a resistor that is  $5\mu\text{m}$  wide and contains 100 squares has a total substrate capacitance of about 0.125 pF. This capacitance is distributed uniformly along the resistor, so it cannot be accurately modeled by a single capacitor. This distributed capacitance can be approximated using the  $\pi$ -section circuit of Figure 5.8A in which  $C_1$  and  $C_2$  are ideal capacitors, each representing half of the distributed capacitance. If a single  $\pi$ -section does not adequately model the distributed capacitance, then multiple  $\pi$ -sections can be used. Figure 5.8B shows a model incorporating two  $\pi$ -sections:  $R_1$  and  $R_2$  are ideal resistors with each being equal to half

FIGURE 5.7 Cross section of a polysilicon resistor.

**FIGURE 5.8** Subcircuit models for polysilicon resistors that approximate distributed substrate capacitance using  $\pi$ -sections: (A) single  $\pi$ -section and (B) dual  $\pi$ -section.



of the total resistance, and C1, C2, and C3 are ideal capacitors; C1 and C3 each equal one-fourth of the distributed capacitance, and C2 equals one-half of it.20

Leads routed across a polysilicon resistor introduce additional parasitic capacitances. The capacitance of the interlevel oxide (ILO) typically equals that of the field oxide, or about 0.5fF/μm<sup>2</sup>. Thus, a 3μm lead crossing a 5μm-wide resistor at right angles produces about 7.5fF of coupling capacitance. This is an extremely small capacitance, but even so it can couple noise into high-impedance circuitry. Noisy signals should not be routed over polysilicon resistors in delicate analog circuits such as voltage references or low-noise amplifiers.

Figure 5.9 shows a simplified cross section of a diffused resistor. One or more reverse-biased junctions isolate this resistor from the remainder of the die. Tank contacts are required to maintain the necessary reverse bias across these junctions.

FIGURE 5.9 Cross section of a typical diffused resistor.



The parasitics of this diffused resistor consist chiefly of reverse-biased junctions: one between the resistor and the tank, and a second between the tank and the substrate. These junctions form distributed structures that are frequently modeled using π-sections. Figure 5.10 shows two single  $\pi$ -section subcircuit models for the resistor of Figure 5.9.<sup>21</sup>

FIGURE 5.10 Subcircuit models for diffused resistors: (A) neglecting tank resistance and (B) including tank resistance.



Y. Tsividis, Mixed Analog-Digital VLSI Devices and Technology (New York: McGraw-Hill, 1996), p. 166.

For a similar discussion see Hamilton, et al., pp. 160-182.

The subcircuit of Figure 5.10A includes an ideal resistor and three diodes.  $D_1$  and  $D_2$  each model half of the total area of the resistor-tank junction, while  $D_3$  models the full area of the tank-substrate junction. This subcircuit remains reasonably accurate as long as the tank resistance is relatively small compared to the resistance of  $R_1$ . In the case of a more resistive tank (for example, a PSD resistor in N-well), the subcircuit of Figure 5.10B is preferable. This model includes a resistor,  $R_2$ , that models the effects of tank resistance, and diodes.  $D_3$  and  $D_4$ , that model the distributed nature of the tank-substrate junction. Both of these subcircuits can incorporate additional  $\pi$ -sections to enhance their accuracy at higher frequencies.

The reverse-biased diodes associated with a diffused resistor cause several undesirable effects. If the tank voltage ever falls below the resistor voltage, the resistortank junction will forward-bias and inject minority carriers into the tank. This can trigger latchup (Section 4.4.2). Even if latchup does not occur, large currents may flow through the tank contact. The proper biasing of resistor tanks requires considerable thought. The three tank biasing schemes shown in Figure 5.11 illustrate several common arrangements.



FIGURE 5.11 Several methods of biasing the tank connections of diffused resistors.

The resistor divider formed by  $R_1$  and  $R_2$  is biased as simply as possible: both tanks connect to a power supply that is more positive than either resistor. This reverse-biases the tank-substrate junctions, but each resistor sees a different relative tank bias and experiences a different amount of tank modulation. The resulting resistance variations cause the divider ratio to vary with supply voltage. The resistor divider formed by  $R_3$  and  $R_4$  illustrates a tank connection that is better suited for matched resistor dividers. Each tank connects to the positive end of its respective resistor. If the two resistors are equal in value, then the relative tank biases seen by each are also equal, and they will experience the same tank modulation. This technique can be extended to encompass resistors of unequal values by dividing them into multiple sections occupying separate tanks.

 $R_5$  illustrates yet another method of biasing a resistor tank. Assuming that transistor  $Q_1$  always conducts, the tank of  $R_5$  will be biased one base-emitter drop above the positive terminal of the resistor. This connection illustrates one of the many possible configurations in which the tank connects neither to the resistor nor to a supply. Like all too many of these configurations, this one has the potential to forward-bias the resistor-tank junction. Suppose that the transistor is conducting and that  $R_5$  is biased several volts above ground. If the base of  $Q_1$  is suddenly pulled low, the resistor-tank junction will momentarily forward-bias. Connections that do not tie back to the positive end of the resistor nor to a supply should be carefully analyzed for sneak conduction paths similar to this one.

The reverse-biased junctions that isolate a diffused resistor can also suffer avalanche breakdown. This is of particular concern for emitter resistors and base pinch resistors since these usually avalanche at about 7V. If the bias across a resistor may exceed its breakdown voltage, then it should be constructed in multiple segments placed in separate tanks. The depletion regions associated with reverse-biased junctions also have considerable capacitance. This capacitance depends upon junction doping and reverse bias and is typically 1 to 5fF/µm². This value is substantially larger than the 0.5fF/µm² typically associated with poly resistors, so the high-frequency performance of diffused resistors cannot match that of poly resistors.

Most designers favor poly resistors because the absence of junctions makes parasitics less of a concern. However, the sheet resistance and temperature coefficient of polysilicon are not always as desirable as those of a particular type of diffused resistor. For example, N-well resistors are often more compact than poly resistors in processes with a polysilicon sheet resistance of  $25\Omega/\Box$ . Thus, diffused resistors still see occasional use even in processes that offer polysilicon resistors.

#### 5.5 COMPARISON OF AVAILABLE RESISTORS

Most processes offer several types of resistors optimized for different applications. This section compares the various types of resistors presented in Chapter 3, and also presents several additional resistors that are useful for special applications.

#### 5.5.1. Base Resistors

Base resistors are available in standard bipolar (Figure 3.13) and also in analog BiCMOS (Figure 3.51). Base sheets in standard bipolar typically range from  $100 \text{ to } 200\Omega/\square$ , allowing Ohmic contact to be made directly to the resistor. Processes that do not silicide the contacts often have rather high contact resistances. The base sheet in BiCMOS and advanced bipolar processes is usually somewhat higher than standard bipolar (300 to  $600\Omega/\square$ ), so reliable Ohmic contact requires the addition of a more heavily doped diffusion beneath the contacts. The resistance of the resulting composite structure can be computed using formulas similar to those used for HSR resistors (Section 5.5.4).

The base diffusion is best suited for laying out resistors in the range of  $50\Omega$  to  $10k\Omega$ . Larger resistors are usually constructed from HSR and smaller ones from emitter. Base sheet control is relatively precise, and base resistors are doped heavily enough to minimize tank modulation. These considerations often outweigh the area savings possible with HSR resistors, especially for precisely matched ones.

Field plates should be employed for high-voltage resistors to prevent charge spreading (Section 4.3.2). Leads can be routed across base resistors without causing significant conductivity modulation. Care should still be taken in routing noisy signals across base resistors because the oxide over the resistor is thinner than the field oxide, and capacitive coupling may inject noise into the circuitry attached to the resistor.

Base resistors must be placed in a suitable tank, consisting of either an N-epi region in standard bipolar or an N-well in analog BiCMOS. This tank should contain as much NBL as possible to reduce tank resistance. NBL can also help minimize noise coupling between resistors occupying a common tank by providing a low-impedance path from the tank to a clean supply node. NBL not only helps minimize debiasing, but it also acts as a barrier to minority carriers and consequently enhances latchup immunity. In the absence of NBL, the base diffusion also pushes somewhat deeper and therefore becomes more resistive. The NBL geometry should overlap the resistors sufficiently to ensure that all portions of the resistor experience the same amount of NBL push. An NBL overlap of 5 to 8µm will usually suffice.

Base resistors are often merged with other devices in a common tank. In order to prevent possible latchup problems, these devices should not inject minority carriers into the shared tank. For example, a resistor placed in the same tank as a lateral PNP can collect minority carriers emitted by the transistor if it saturates. Resistors can safely be merged with other resistors and with NPN transistors that do not saturate. If NPN transistors are included in a merged tank, a plug of deep-N+ should be used to contact the NBL to prevent tank debiasing and noise coupling (Section 13.1). If only resistors are present in a tank, then the deep-N+ plug can be omitted to save space.

Base resistors are probably the best general-purpose resistors available in standard bipolar. When offered, poly resistors are usually preferred over base resistors because they have smaller parasitic capacitances and because they have no tank junctions that might forward-bias.

#### 5.5.2. Emitter Resistors

Emitter resistors are available in standard bipolar (Figure 3.14) and in some varieties of analog BiCMOS. Their sheet resistances typically range from 2 to  $10\Omega/\Box$ , so there is no difficulty in directly contacting the emitter diffusion. Because of its relatively low sheet, emitter is only suitable for relatively small resistors (0.5 to  $100\Omega$ ). Larger resistors are usually constructed from base or HSR. Voltage modulation and conductivity modulation are both negligible in emitter resistors.

Capacitive coupling between an emitter resistor and an overlying lead can become significant. Processes that employ thin emitter oxides may exhibit oxide capacitances of up to  $0.5 fF/\mu m^2$  ( $0.3 pF/mil^2$ ), but processes that employ thick emitter oxide will have only a small fraction of this capacitance. Thin emitter oxides are also vulnerable to rupture during ESD events. Leads connecting to outside pins should not route across thin-oxide emitter diffusions unless they connect to them (Section 4.1.1). Thick emitter oxides are less vulnerable to rupture, so leads connecting to outside pins can safely cross them.

Emitter resistors must reside in a suitable tank. The usual arrangement consists of an emitter resistor enclosed within a base diffusion, which is in turn enclosed in a tank or an N-well region (Figure 3.14). When this configuration is employed, the base diffusion must connect to an equal or lower voltage than the emitter resistor. In turn, the tank enclosing the base diffusion must connect to a voltage equal to or higher than the base. This can be achieved by connecting the base diffusion to the low-voltage end of the resistor and connecting the tank to the high-voltage end. The emitter resistor must not be biased more than about 6V above the base region, or the emitter-base junction will avalanche. This limitation can be circumvented by dividing the resistor into several sections, each contained in its own base region.

Emitter resistors need not be enclosed in a base region to isolate them from the surrounding tank because the N-epi sheet resistance is much larger than the emitter sheet resistance. Even though the emitter resistor may electrically connect to the tank, the difference in resistivities ensures that most of the current flows through the resistor and not through the tank. Considerable space can be saved by eliminating the base diffusion (Figure 5.12). This layout is particularly suited for emitter resistors employed as tunnels. A tunnel, or crossunder, is a low-value resistor used to jumper leads on a die using only a single level of metal (Section 13.3.3). Tunnels should consume minimal area and achieve a very low resistance, something that the layout of Figure 5.12 does admirably.

In analog BiCMOS, emitter resistors can be placed directly into the P- epi. This tankless style of emitter resistor can also be constructed in standard bipolar by coding base entirely across the tank that contains an emitter resistor. Unfortunately, this structure has a breakdown voltage of about 7V that decreases to about 5V if the

FIGURE 5.12 Layout and cross section of an alternate style of emitter resistor that eliminates the enclosing base diffusion to save space (compare to Figure 3.14).





tank is omitted. Emitter resistors formed directly into isolation also tend to leak. An emitter resistor can safely reside in isolation when it serves as a tunnel for a lead operating at substrate potential (Section 13.3.3). Leakage is obviously of no concern in this case, but care must still be taken to ensure that debiasing does not interfere with proper circuit operation.

Emitter resistors are frequently employed in standard bipolar to ballast power transistors and to serve as current sense resistors. They are also used extensively as tunnels in single-level-metal processes. Emitter resistors are uncommon in BiCMOS layouts since low-sheet polysilicon resistors are more compact and less susceptible to parasitics.

#### 5.5.3. Base Pinch Resistors

Base pinch resistors can be constructed in standard bipolar (Figure 3.15) and in analog BiCMOS. Their effective sheet resistance is typically 2 to  $10k\Omega/\Box$ , allowing very compact layouts. Pinch resistors are typically used to construct high-value resistors that cannot be economically implemented using other diffusions. The sheet resistance of base pinch resistors is poorly controlled and a process variation of  $\pm 50\%$  is typical. NBL should always be placed beneath a base pinch resistor because NBL push helps increase its sheet resistance.

The tank modulation of base pinch resistors is on the order of 1%V or greater. Base pinch resistors can only be matched if they are of identical dimensions and if they see the same relative tank biasing. The biasing scheme of resistors  $R_3$  and  $R_4$  in Figure 5.11 must be used instead of the scheme of resistors  $R_1$  and  $R_2$ . Failure to ensure equal tank biases may cause mismatches of up to  $\pm 20\%$ . Even with perfectly matched layouts, errors of  $\pm 5\%$  may result-from the inherent lack of base pinch sheet control. Superior matching can be achieved using even the narrowest high-sheet resistors, so if this implant is available, consider using it to replace base pinch resistors.

Like emitter resistors, base pinch resistors are limited to about 6V by the breakdown voltage of the base-emitter junction. Pinch resistors can withstand larger differential voltages if they are constructed in multiple segments. Since the emitter pinch plate connects to the tank, each segment of the resistor must occupy a separate tank. This is very wasteful of area, and constitutes yet another reason for considering alternative resistors such as epi-pinch resistors or narrow HSR resistors.

In summary, the pinch resistor is a marginal device used primarily to construct compact high-value resistors. These see frequent use in noncritical roles, as (for

Grebene cites a value of  $\pm 6\%$ , and Gray. et al. one of  $\pm 5\%$ : Grebene, p. 147; Gray, et al., p. 139.

example) base turn-off resistors for transistors. Occasionally designers will employ base pinch resistors to compensate for beta variation in NPN transistors because hase pinch sheet resistance correlates with NPN beta. For most other applications, HSR resistors are superior to pinch resistors.

#### 5.5.4. High-Sheet Resistors

High-sheet-resistance (HSR) implants are available as extensions for most standard bipolar processes. These implants exhibit sheet resistances of 1 to  $10k\Omega/\Box$ , depending upon implant dose, junction depth, and subsequent annealing conditions. The temperature coefficient of HSR resistors can be minimized by performing an incomplete anneal.<sup>23</sup> HSR resistors consist of light, shallow boron implants into an N-epi tank (Figure 3.19). Ohmic contact cannot be made directly to the HSR implant because it is both too lightly doped and too shallow, so the heads of the resistor consist of base diffusions. Figure 5.13 shows the layout and dimensions of a sample HSR resistor.



FIGURE 5.13 Layout of an HSR resistor, showing relevant dimensions.

The drawn length  $L_d$  of an HSR resistor is customarily measured between the inner edges of the two base heads. The value of the resistor equals

$$R = R_s \left[ \frac{L_d - L_b}{W_d + W_b} \right] + 2R_h \tag{5.12}$$

where  $R_s$  is the sheet resistance of the HSR implant,  $W_b$  is the width bias, and  $L_b$  is the length bias. The width bias applies to the HSR implant forming the resistor body, while the length bias applies to the separation between the base heads. The resistance of each base head,  $R_h$ , is computed separately since it does not depend on the HSR sheet resistance. The junction depth of the HSR implant generally does not exceed 0.5 µm, so the major contributors to the width bias are usually photolithography and etching. The length-bias term accounts for the outdiffusion of the base heads and is about 20% of the junction depth of the base diffusion. This term can usually be ignored since it is so small. The resistance of the base heads is difficult to predict because of nonuniform current flow. The following equation forms a useful approximation

$$R_h = kR_{sb} \frac{S_2 + W_{bb}/2}{W_b + W_{bb}}$$
 [5.13]

I.L. Stone and J. C. Plunkett, "Recent Advances in Ion Implantation-State of the Art Review," Solid State Technol., Vol. 9, #6, 1976, pp. 35-44.

where  $R_{sb}$  is the base sheet resistance and  $W_{bb}$  is the width bias computed for base resistors. The arbitrary constant k accounts for nonuniform current flow in the resistor and typically equals about 0.7. This constant approaches one as the head is elongated, as is sometimes done to accommodate lead routing.

High-voltage HSR resistors are notoriously prone to charge spreading. The sheet resistance of HSR is far greater than that of base, so the currents involved are smaller and the effects of leakage become magnified. All HSR resistors operating at voltages approaching or exceeding the thick-field threshold require careful field plating. The thin, lightly doped HSR implant is also vulnerable to voltage modulation effects. For example, a merged HSR resistor divider connected to a 20V supply will experience severe mismatches. This same divider functions properly if the resistors are segmented and placed in separate tanks so that each segment experiences the same tank modulation. As this example suggests, the effect of tank connections is much more critical for HSR resistors than for deeper and more heavily doped base resistors. A merger that works well with base resistors may cause unacceptable errors if the resistors are converted to HSR.

Conductivity modulation also affects HSR resistors. Leads in single-level-metal designs must often route over HSR resistors for topological reasons. Conductivity modulation will occur if the voltage on such a lead differs significantly from the voltage on the resistor. This effect frequently magnifies noise coupling between leads and resistors. Since base diffusions experience much less conductivity modulation than HSR, noise coupling can often be minimized by elongating the base head and running the leads over base diffusion rather than over HSR implant (Figure 5.14). Elongated base heads are also useful when the HSR resistor is too short to accommodate all of the leads that must cross it. The resistance of an elongated base head can be approximated using equation 5.13 where the constant k is set equal to one.

FIGURE 5.14 Example of an HSR resistor with an extended head.



The shallowness of the HSR implant limits the avalanche voltage of HSR resistors to a small fraction of the planar breakdown. Most HSR resistors can only withstand 20 to 30V. By comparison, base resistors can typically withstand 50 to 60V despite their heavier doping. The HSR breakdown can be increased a few volts by filleting all of the corners in order to reduce the electric field intensity at these points. Much higher operating voltages can be achieved by dividing the HSR resistor into multiple segments, placing each segment in a separate tank, and connecting each tank to the positive end of the enclosed segment. This arrangement not only enables the resistor to withstand operating voltages up to the tank-substrate breakdown but also reduces voltage modulation.

As with base resistors, HSR resistors should always have NBL placed underneath them. This not only helps prevent tank debiasing but also acts as a barrier to minority-carrier injection if a resistor momentarily forward-biases into the tank. The sheet

resistance of the shallow HSR implant is not materially altered by the presence or absence of NBL, but HSR is more affected by NBL shadow than is base. HSR resistors can be merged with other devices in a common tank providing that none of the merged devices inject minority carriers into the shared tank.

HSR implants come in a range of sheet resistances. The smaller sheets (such as  $1k\Omega/\Box$ ) are of little value because they cannot save enough die area to justify their cost. The larger sheets (such as  $5k\Omega/\Box$ ) are extremely vulnerable to charge spreading and conductivity modulation. The optimal sheet resistance lies in the neighborhood of  $2k\Omega/\Box$ , which allows substantial area savings without having to worry too much about field plates or lead routing. If higher sheet resistances must be employed, then all of the resistors should be field plated to prevent surface charges from modulating them. These field plates also prevent the inadvertent routing of leads across the HSR resistors. For these higher sheet values, consider sectioning larger resistors and applying separate field plates to each section to lessen the conductivity modulation caused by the plates. Split-field plates (Section 7.2.8) may also prove useful for precisely matched resistors. Voltage modulation and tank modulation worsen as the sheet resistance increases, so tank connections must be carefully scrutinized.

HSR resistors are useful for packing large amounts of resistance into a limited die area. They are less variable than base pinch resistors, and they have a much larger sheet resistance than base. Most standard bipolar designs operating at supply currents of less than a milliamp make extensive use of HSR. CMOS and BiCMOS processes rarely implement HSR resistors because doped polysilicon offers a superior alternative. Although the poly sheet resistances commonly offered by these processes are lower than HSR sheet resistances ( $5000 \Omega / \square$  versus  $2k\Omega / \square$ ), the narrower poly widths and spacings usually enable the construction of more compact layouts. Polysilicon does not experience tank modulation, and conductivity modulation is generally negligible for sheet resistances of less than  $1k\Omega / \square$ .

## 5.5.5. Epi Pinch Resistors

An epi pinch resistor resembles a base pinch resistor in that it consists of a resistive region pinched between two junctions to increase its sheet resistance. In this case, the resistive layer consists of N-epi pinched between the underlying substrate and an overlying base diffusion (Figure 5.15). The substrate dopant diffuses upward during the isolation drive to produce an effective sheet resistance of 5 to  $10k\Omega/\Box$ .



As one would expect of a highly resistive material, the pinched epi suffers from severe voltage modulation effects. At higher voltages, the positive end of the resistor can deplete entirely through. Once the resistor pinches off, current flow ceases to increase and becomes largely independent of voltage bias. The pinchoff voltage at which this occurs depends upon epi thickness, epi doping, and base junction depth.

FIGURE 5.15 Layout of an epi pinch resistor (epi-FET).

For a typical 40V standard bipolar process, the epi pinchoff voltage lies between 20 and 40V.

The epi pinch resistor is an example of a class of devices that pinch a lightly doped semiconductor region between closely spaced reverse-biased junctions. This device is actually a JFET (Section 1.5). The epi pinch resistor is also called an *epi-FET* (see Section 12.3.2).

The voltage modulation of epi pinch devices is so severe that they are rarely used as ordinary resistors. Instead, they find almost exclusive application in startup circuits, where they provide a trickle of current. The voltage modulation and eventual pinchoff are desirable in this application because they limit the increase of the start-up current with voltage and thus reduce the current consumption of the part at higher voltages. Epi pinch resistors are not laid out with any particular precision because of their extremely large sheet variability (at least ±50%, not counting voltage modulation). The value of the resistor is usually computed using equation 5.3, using the drawn width and length shown in Figure 5.15. The width bias is negative because the out-diffusion of the isolation regions encroaches upon the pinched resistance layer.

Epi pinch resistors are often laid out in a serpentine pattern. Many of these layouts use the circular turns illustrated in Figure 5.3B. This practice is sometimes incorrectly described as an attempt to prevent premature avalanche breakdown of the sharp corners, although fillets have little effect on the breakdown voltages of deep diffusions. Actually, the rounding is so drastic that it transforms a rectangular turn into something resembling a circular turn. Circular turns are less affected by this rounding, and their values are therefore easier to compute.

Pinch resistors can also be constructed in a BiCMOS process by using base to pinch N-well. The layout appears identical to that in Figure 5.15, but narrower drawn widths are allowed because the width bias is now positive. The width of a well pinch resistor should still equal at least 150% of the nominal well junction depth, or the amount of dopant may not suffice to invert the P-epi beneath the base plate. The overlap of the base plate over the N-well must also be increased to account for the outdiffusion of the N-well. In the absence of specific layout rules, this overlap should be at least 150% of the epi thickness.

Epi and well pinch resistors are not used in large numbers. They provide a convenient means of obtaining small currents for startup circuits, but their inherent variability and nonlinearity usually preclude their application elsewhere.

#### **5.5.6.** Metal Resistors

Although the sheet resistance of aluminum metallization is small, it is by no means insignificant. Standard bipolar metallization is about 10 to 15kÅ thick and exhibits a sheet resistance of 20 to  $40 \text{m}\Omega/\Box$ . The smaller feature sizes of CMOS processes usually dictate metal thicknesses of considerably less than 10 kÅ, with correspondingly larger sheet resistances.

Metal resistors typically have values between  $50m\Omega$  and  $5\Omega$ . Resistors in this range are used for constructing current sense circuits and for ballasting large power bipolar transistors. A metal resistor can be laid out as either a straight run or as a serpentine pattern. The resistor should reside over field oxide to prevent oxide steps from causing variations in the metal sheet resistance. In a double-level-metal process, resistors can be constructed using either metal layer. Second-metal leads can route over a resistor placed on first metal, but first-metal or poly leads should not route beneath a resistor placed on second metal because they may introduce nonplanarities in the resistor.

Accurate voltage sensing across metal resistors requires special techniques. The leads of the resistor are only extensions of the resistance layer, so any excess lead

length causes significant errors in the sense voltage. Therefore two sets of leads are employed: one pair to conduct current through the resistor and the other pair to sense the voltage developed across it. Voltage drops in the current leads do not alter the voltage difference across the sense leads, and no significant voltage drops occur in the sense leads because little or no current flows through them. The use of separate current-carrying and voltage-sensing leads is called a Kelvin connection (Section 14.3.2).

Figure 5.16A shows one means of providing Kelvin connections for a metal resistor. The resistor is implemented using a single level of metal, and the sense points are simply taps connecting into the side of the resistor. These sense leads should be as narrow as possible to ensure that the length of the resistor is determined by the spacing between the leads and not by their width. The body of the resistor should extend beyond either sense lead by a distance at least equal to the resistor width, and preferably by at least twice this width. These extensions promote uniform current flow in the vicinity of the sense leads and ensure accurate voltage sensing.<sup>24</sup>

Figure 5.16B shows an alternate layout that uses a second layer of metal to tap the center of the resistor. The sense leads should occupy the upper metal layer to preserve the planarity of the resistor. This layout is less sensitive to variations in current flow near the sense points. If the resistor is laid out to extend past both sense points for a sufficient distance, then the layouts of Figure 5.16A and 5.16B will have similar accuracies.



FIGURE 5.16 Two styles of Kelvin-connected metal sense resistors: (A) single-level-metal layout and (B) double-levelmetal layout.

The values of metal resistors depend primarily upon the thickness of the metal layer, and only secondarily upon its composition. The sheet control of the resistor thus approximately equals the variation of metal thickness. Most processes experience some  $\pm 20\%$  variation in metal thickness over field oxide, so a similar variation in metal sheet resistance can be expected.

# **5.5.7.** Poly Resistors

Polysilicon resistors are available in CMOS (Figure 3.32) and BiCMOS processes. The poly used for constructing MOS gates is heavily doped to improve conductivity

In practice, one must often settle for less-optimal layouts; see B. Murari, "Power Integrated Circuits: Problems. Tradeoffs, and Solutions," IEEE J. Solid-State Circuits. Vol. SC-13, #6, 1978, pp. 307-319.

and has a sheet resistance of about 25 to 500/. Lightly doped polysilicon can have sheet resistances of hundreds or even thousands of Ohms per square. Intrinsic or lightly doped polysilicon can be doped with NSD and PSD implants to provide additional choices of sheet resistance. The NMoat and PMoat coding layers cannot be used to dope polysilicon resistors because these layers generate moat geometries as well as implant regions. Instead, one must use coding layers that produce geometries only on the NSD and PSD masks.

The resistivity of polysilicon depends not only on doping but also on grain structure. The boundaries between grains interfere with the orderly flow of carriers and raise the resistivity of the material. Small-grained poly films therefore exhibit higher resistivities than large-grained films. These differences are most pronounced in lightly doped poly, which may exhibit a resistivity that is several orders of magnitude greater than similarly doped monocrystalline silicon.

The heterogeneous nature of polysilicon also affects its temperature coefficient of resistivity. Lightly doped poly exhibits a strongly negative TCR, while heavily doped poly has a positive TCR. For example,  $4kÅ 500\Omega/\Box$  poly has a TCR of about -1000ppm/°C, while  $4kÅ 70\Omega/\Box$  poly has a TCR of about 500ppm/°C. A suitably doped poly film will exhibit a linear TCR of zero. For 4kÅ poly, this point lies in the neighborhood of  $200\Omega/\Box$ . Although this allows the construction of poly resistors having very small linear temperature coefficients, these devices still retain a significant parabolic temperature coefficient. Process variations will also affect the temperature coefficient of the poly. In practice, it is rarely possible to hold temperature coefficients to tolerances of better than  $\pm 250$ ppm/°C. Even so, this represents a significant advance over diffused resistors with temperature coefficients of several thousand ppm/°C.

Figure 5.17 shows a poly high-sheet resistor composed of lightly doped N-type polysilicon. NSD implants coded around either end of the resistor produce low-resistivity heads for the contacts. If the resistors must match accurately, these implants should overlap the poly so that the entire width of the resistor receives the dopant. Otherwise, the NSD implantation need only overlap the contacts sufficiently to ensure electrical continuity.

FIGURE 5.17 High-sheet poly resistor with implanted heads.



The total resistance of a high-sheet poly resistor can be computed by dividing it into sections and calculating the sheet resistance of each section

$$R = R_s \left[ \frac{L_d}{W_d + W_b} \right] + 2R_h \left[ \frac{L_h}{W_d + W_b} \right]$$
 [5.14]

where  $R_s$  is the sheet resistance of the poly used to construct the resistor body,  $R_h$  is the sheet resistance of the poly used to construct the heads, and  $L_h$  is the overlap of the implant over the contact. Unlike HSR resistors, poly resistors do not exhibit

Values taken from Lane, et al., p. 740.

nonuniform current flow at the boundaries between the body of the resistor and its heads because these have the same width. The effects of nonuniform current flow at the contacts can be analyzed using the same techniques used for diffused resistors (equations 5.4 and 5.11).

The width bias  $W_b$  models the oversizing or undersizing that occurs during photolithography and poly etching. This bias can equal as much as a micron, so it can have a significant effect upon narrow poly resistors. By the same token, narrow resistors will exhibit large process variations due to linewidth control. Most processes can control poly dimensions to within about 10% of the minimum width. For example, a process that can fabricate a  $0.8\mu m$  gate will probably have a poly linewidth control of about  $0.08\mu m$ . Although this is a remarkable degree of precision, narrow poly resistors still experience considerable variability. The effects of linewidth variation can be minimized by increasing the resistor width to several times minimum. Extremely narrow poly resistors may also experience increased resistance variability due to the growth of individual grains across the entire width of the resistor (an effect sometimes called bamboo poly).

Poly resistors should reside on top of field oxide. This not only reduces the parasitic capacitance between the resistor and the substrate but also ensures that oxide steps do not cause unexpected resistance variations. If the parasitic capacitance of the field oxide is still too large for a given application, consider using a second poly layer (if available) since the interlevel oxide will further reduce the parasitic capacitance. In some BiCMOS processes, deep-N+ can be coded underneath a resistor to thicken the field oxide by dopant-enhanced oxidation. <sup>26</sup> If this technique is employed, make sure to extend the drawn boundaries of the deep-N+ several microns beyond the resistor on all sides to ensure that it will reside on planar oxide.

Poly resistors do not tolerate transient overloading as well as monocrystalline silicon does. The oxide surrounding a poly resistor does not conduct heat well, and excessive power dissipation can cause localized overheating (Section 5.3.3). At temperatures beyond 250°C, the annealing process resumes. This can produce irreversible changes in resistance due to the movement of grain boundaries or the activation of incompletely incorporated dopants. In extreme cases, polysilicon resistors may experience a phenomenon similar to what occurs in Zener zaps.<sup>27</sup>

Not all CMOS processes provide for constructing resistors. If the dopant used to decrease the resistivity of the gate poly cannot be blocked, then the sheet resistance of the poly becomes so low that large-value resistors require too much room to construct. If the gate polysilicon is silicided, then its resistance drops even further, to around  $2\Omega/\square$ . Silicided poly cannot provide enough resistance for most applications, so other structures, such as N-well resistors, must be used. Some processes provide a means for blocking silicide from selected regions using a *silicide block mask*. This layer should enclose the body of the resistor but not the ends where the contacts reside. The silicided portions at either end of the resistor perform the same function as the NSD-doped heads of the high-sheet poly resistor (Figure 5.17). The resistance of a silicided-head poly resistor can be computed using Equation 5.14, but  $R_h$  is so small in comparison to  $R_s$  that the second term of the equation can usually be ignored.

Poly forms the best resistors available on most processes. Even if the poly sheet is only half or a third of that of a diffusion, the narrower poly pitch will probably result in a smaller layout. Poly resistors do not experience tank modulation, and

Not all processes allow poly resistors on top of deep-N+ because of planarization concerns.

D. M. Petkovic' and N. D. Stojadinovic', "Polycrystalline Silicon Thin-film Resistors with Irreversible Resistance Transition." Microelectronics Journal, Vol. 23, #1, 1992, pp. 51-58.

conductivity modulation is generally a minor concern as long as the sheet resistance does not exceed  $1k\Omega/\Box$ .

## 5.5.8. NSD and PSD Resistors

Diffused resistors can be constructed using the NSD and PSD implants of a CMOS or BiCMOS process (Figure 3.33). These resistors usually exhibit sheet resistances of 20 to  $50\Omega/\Box$ , and they are almost immune to voltage modulation. NSD and PSD are relatively shallow diffusions that avalanche at relatively low voltages due to sidewall curvature. NSD resistors residing in the P-epi are limited by the NSD/epi breakdown voltage, but PSD resistors can operate at relatively high voltages when segmented and placed in separate wells.

Some processes silicide the moat regions to reduce their resistance. The use of such a clad moat technology prevents the formation of useful NSD and PSD resistors without using a silicide block mask. If a silicide block is used, the heads of the resistor must remain silicided to ensure proper contact. The value of such a resistor can be computed using Equation 5.14, but  $R_h$  is so low that the second term of the equation can be ignored.

NSD and PSD resistors are not often used because most CMOS and BiCMOS processes offer poly resistors with equal or greater sheet resistances. NSD and PSD resistors see occasional use in ESD devices because their parasitic junction diodes can serve as voltage clamps. Diffused resistors can also withstand larger power transients than poly resistors because the thermal conductivity of silicon far exceeds that of the field oxide. Again, this consideration primarily applies to resistors used in transient suppressors and ESD structures. High-sheet poly resistors are preferable to NSD and PSD resistors for most other applications.

#### 5.5.9. N-well Resistors

Sometimes a large resistor must be fabricated in a CMOS process that lacks high-sheet poly. A high-value resistor can be created using a stretch of N-well contacted at either end by NMoat regions (Figure 5.18A). By itself, the N-well exhibits a sheet resistance of as much as  $10k\Omega/\Box$ . Even higher sheet resistances can be produced by pinching the well with PSD (Figure 5.18B). The PSD implant forms a reasonably effective pinch plate despite its shallow junction depth because most of the conduction normally occurs in the uppermost—and most heavily doped—portions of the well. In analog BiCMOS, base can be substituted for PSD to produce still higher

FIGURE 5.18 (A) N-well resistor and (B) N-well resistor with PSD pinch plate (field plates not shown).



sheet resistances. The resulting devices closely resemble epi-pinch resistors, but they usually possess much higher initial resistances  $(20k\Omega/\Box)$  or more) and lower pinchoff voltages (20V or less). A base pinch plate can be made still more effective by coding base implant alone rather than in conjunction with moat. Oxidation-enhanced diffusion forces the base junction deeper into the silicon and produces an even thinner pinched channel. This structure can produce pinchoff voltages of 10V or less, depending on the depths and dopings of N-well and base.

N-well resistors without pinch plates are used for many of the same applications as base pinch resistors. They exhibit similar process variabilities and tank modulation effects, but N-well resistors usually have even larger temperature coefficients than base pinch resistors (6000ppm/°C versus 2500ppm/°C). N-well resistors without pinch plates may suffer from surface depletion and inversion unless they are properly field plated. The field plate should extend beyond the drawn outline of the N-well far enough to account for outdiffusion; in practice this means that the field plate must overlap the drawn N-well by a distance slightly greater than the junction depth.

Pinched N-well resistors are much less susceptible to conductivity modulation and charge spreading because the pinching material acts as a field plate and protects the underlying resistor from surface effects. The heads of the resistor protruding from beneath the pinch plate remain vulnerable. The metal leads contacting each head of the resistor should extend to cover the exposed portions of the N-well.

When laying out N-well resistors, remember that the well does not achieve its full junction depth unless the drawn geometry is at least twice as wide as the well is deep. N-well resistors with widths less than this will exhibit progressively higher sheet resistances. Base-pinched N-well resistors are especially vulnerable to this effect because the pinched well region is so thin. In extreme cases, the base may succeed in punching entirely through a narrow N-well resistor, causing it to appear as an open circuit.

#### 5.5.10. Thin-film Resistors

Integrated resistors are usually fabricated from materials optimized for other uses, so they do not perform as well as discrete resistors fashioned from materials selected specifically for use in resistors. These specialized materials can also be deposited as thin films on the surface of an integrated circuit. The resulting thin-film resistors easily outperform diffused resistors and poly resistors. Thin-film resistors can achieve temperature coefficients of less than  $100\text{ppm}/^{\circ}\text{C}$  with nearly perfect linearity, and they can be adjusted to tolerances of better than  $\pm 0.1\%$  by laser trimming. These resistors are desirable components for high-performance analog applications, but the specialized process technologies they require are costly and are not always available.

Thin-film resistors can be made from a wide variety of materials, the most common of which are *nichrome* (a nickel-chromium alloy) and *sichrome* (a siliconchromium mixture). Resistors made from these materials have varying sheet resistances and temperature coefficients, but all utilize essentially the same layout (Figure 5.19). These resistors do not require contacts since the thin-film material is deposited immediately prior to the uppermost layer of metallization. Any top-level



FIGURE 5.19 Layout of a thinfilm resistor.

metal lead touching the resistor body will contact the resistor. Top-metal leads cannot cross thin-film resistors without shorting to them, but lower levels of metal are not so constrained. These resistors should be laid out on field oxide because any steps in the underlying surface may cause significant variability.

The value of a thin-film resistor can be computed using equation 5.3. The length of the resistor is measured between the inner edges of the two metal plates forming its heads. These should overhang the resistor body sufficiently to ensure that misalignment will not leave any portion of the resistor head uncovered. No corrections are required for nonuniform current flow at the ends of the resistor. Serpentine resistors use the correction factors previously discussed.

Thin-film resistors are preferable to all others, so designs that employ them will not require most other types of resistors. Diffused resistors do, however, have better power handling capabilities. Thin-film resistors subjected to overheating often exhibit permanent changes in sheet resistance due to annealing of their crystalline structure. Extreme overheating can even cause open-circuit failures. Diffused resistors have larger volumes and are in intimate contact with the silicon die, which serves to provide additional heat-sinking. They are therefore preferred to thin-film resistors for applications subject to severe transient overloads—for example, ESD protection circuitry.

## 5.6 ADJUSTING RESISTOR VALUES

One often finds small variable resistors called *trimmers* scattered around printed circuit boards. Manual or robotic adjustment of these resistors allows a circuit to be adjusted after assembly to achieve tighter tolerances than can be economically obtained using high-precision components. Analog integrated circuits also make considerable use of adjustable resistors to counter process variations and to provide for design uncertainties. The relatively large amounts of process variability inherent in high-volume wafer fabrication can prevent high-precision circuitry from meeting specification. In such cases, each integrated circuit must be adjusted after it is manufactured by *trimming* the value of one or more components. Trimming is usually performed during wafer-level testing, and it usually requires specialized test equipment and procedures.

Circuit design is fraught with uncertainties, so experienced designers often allow room for adjustments after the initial design is evaluated. A redesign of a circuit that affects only component values is called a *tweak*. Tweaks adjust the mean of a distribution, whereas trimming minimizes its variance. All tweaked units receive the same adjustment, whereas each trimmed unit receives individualized adjustment.

## 5.6.1. Tweaking Resistors

Integrated circuits are normally laid out with little regard for future modification. This approach is justifiable since most changes affect the entire mask set, and most designs require several passes to meet specifications. Resistor tweaks represent an exception to this rule because they need not affect the entire mask set. If the resistors are properly designed, their values can be tweaked by altering only one mask. Tweakable resistors can drastically reduce the time required to obtain fully parametric devices. Several wafers can be held out of the first wafer lot just prior to the step required to tweak the resistors. After sample wafers have been evaluated, a new mask can be made incorporating corrected resistor values. The time required to complete the processing of the tweaked wafers is usually much less than the time required to fabricate a new wafer lot.

There are four commonly used methods for tweaking resistors: sliding contacts, sliding heads, trombone slides, and metal options. Each technique involves a different mask, and no one method can adjust all types of resistors.

#### Sliding Contacts

Sliding contacts are the simplest type of resistor tweak.<sup>28</sup> Figure 5.20 shows two examples of resistors that incorporate sliding contacts.

Sliding contacts are easiest to implement for resistors without heads (Figure 5,20A). The body of the resistor is extended so that one contact can slide inward or outward. The metal plate for this contact is also elongated so that it covers the contact no matter where the latter is located. This precaution prevents having to purchase a new metal mask to perform the tweak. The sliding contact should initially reside at a point midway between the limits of travel (Figure 5.20A).



FIGURE 5.20 Two styles of sliding contacts: (A) without heads and (B) with heads.

Sliding contacts are somewhat more difficult to construct if the resistor uses enlarged heads. A sliding contact can still be made as long as the material of the head has the same resistivity as the material of the body (Figure 5.20B). The head must be enlarged to accommodate the sliding contact, and this complicates the computation of its resistance. An approximate value can be obtained by assuming that the resistor consists of two sections in series: one narrow and one wide. The total resistance equals the sum of the resistances of each segment. Nonuniform current flow at the juncture of the two segments introduces a small error, but this can be ignored because the resistor will probably be trimmed anyway. The sliding contact removes or adds a certain length to the wider segment. Movement of the contact does not significantly affect the nonuniformities of current flow, either at the joint where the head meets the body of the resistor or at the contacts.

Sliding contacts work well for resistors whose body and heads consist of the same material, as do standard bipolar base and emitter resistors. Sliding contacts are much less useful if the head is constructed of a low-sheet material, as is the case for most resistors with sheet resistances of more than about 200Ω/□. The sliding contact can only make trifling changes in such a resistor, as it can only move within the confines of the low-sheet material used to form the resistor heads. High-sheet resistors are usually tweaked using sliding heads.

Grebene, p. 156.

#### Sliding Heads

Figure 5.21 illustrates the layout of a resistor incorporating a sliding head at its left end. The body of this resistor consists of a high-sheet material such as HSR implant or lightly doped poly. The heads consist of a lower-sheet material used to ensure Ohmic contact. The resistance can be reduced by extending the sliding head further into the resistor body. If sufficient room is provided to pull the head back, then the total resistance can also be increased by sliding the head toward its contact.

FIGURE 5.21 Layout of a resistor with a sliding head.29



The sliding-head resistor can be modeled as a series combination of two separate resistors, one representing the body and the other representing the heads. Although nonuniform current flow causes slight errors in the calculation, these can be ignored because the resistor will probably require adjustment anyway.

Sliding heads are commonly used for adjusting HSR implant and high-sheet polysilicon resistors. The same concept works for pinch resistors, except that the pinch plate slides forward or backward instead of the heads. Polv resistors that use a silicide block mask can also be adjusted by sliding the silicide block toward or away from the contact.

#### Trombone Slides

Serpentine resistors can be adjusted by sliding turns inward or outward, a technique colorfully referred to as a trombone slide. This adjustment alters the total length of the resistor without changing the number of turns it contains (Figure 5.22). Room left adjacent to the resistor allows for its extension. If the resistor occupies a tank or is enclosed in an implant, then these geometries should also enclose the region into which the resistor can slide.

FIGURE 5.22 Resistor adjustment by means of a trombone slide.



#### Metal Options

Another method that enables limited tweaking of resistors involves dividing the resistor into multiple sections. The majority of these sections are connected in series to form the final resistor, but several sections are left unconnected as spares. These

<sup>29</sup> Ibid.

rules. The resistance can be adjusted by adding or removing segments using a new metal mask. The flexibility of this tweaking scheme is limited by the number of possible combinations of the segments. Segments can be joined in parallel as well in series, but some potential combinations do not properly balance the thermodectric potentials generated by the contacts (Section 7.2.7).

## 562. Trimming Resistors

Resistors can be trimmed using fuses, Zener zaps, or laser trims. Fuses and Zener zaps act as programmable switches, allowing a network of resistors to be reconfigured in much the same way as a metal option. Laser trimming can provide incremental adjustment with a resolution of better than  $\pm 0.1\%$  of the initial resistor value. However, this technique is only applicable to thin-film resistors, and it requires the assembly/test site to purchase automated laser trimmers.

#### Fuses

A fuse is simply a short section of minimum-width metal or polysilicon connected between two bondpads. It is programmed, or blown, by passing a large current between the bondpads, causing the fuse material to vaporize. After programming, the fuse becomes an open circuit.

Figure 5.23A shows a typical example of a metal fuse, which consists of nothing more than a constricted segment in a wide metal lead. A small opening in the protective overcoat above the fuse allows the vaporized metal to escape during programming. This opening represents a potential pathway for contaminants to enter the die, but if it is omitted, the vaporized metal cannot escape and the fuse sometimes reforms after programming. The explosive expansion of the metal vapor can also crack the protective overcoat. These cracks allow the metal vapor to escape, but they sometimes extend into adjacent circuitry. Most manufacturers agree that the inclusion of an opening in the protective overcoat is a small price to pay to prevent fuse regrowth and overcoat cracking.

Figure 5.23B shows a typical polysilicon fuse. The polysilicon is laid out as a small resistor connecting two bondpads. As with the metal fuse, a small opening allows the vaporized silicon to escape without rupturing the protective overcoat. The polysilicon fuse must be heavily doped to obtain a sufficiently low resistance



FIGURE 5.23 Layouts of (A) a typical metal fuse and (B) a polysilicon fuse.

to allow programming. The fuse must have a total resistance of no more than 2000 to ensure reliable programming with a 10V pulse.

The pads used to program fuses are not normally bonded, so they need only be large enough to allow the probe needles to reliably land on them. These pads are sometimes called *trimpads* to distinguish them from true bondpads. Despite their reduced dimensions, trimpads still require substantial die area. Some processes allow active circuitry to reside underneath trim pads, in which case very little area is wasted. Trim pads must be placed so that the probe needles can reach them; this usually requires that they reside around the periphery of the die. Reducing the number of trimpads saves die area and reduces the cost of the integrated circuit. The number of trimpads required to blow the fuses can be minimized if several fuses are connected in series or in parallel.

Aluminum fuses are easy to program. Aluminum melts at a relatively low temperature (660°C) but boils at a much higher temperature (2470°C). By the time vaporization begins, most of the metal is already molten and is readily ejected. A pulse of several hundred milliamps for a period of a few milliseconds will reliably blow the fuse. The ejected aluminum tends to splatter onto the probe needles and eventually fouls them so badly that shorts occur. The probe card may require occasional cleaning to alleviate this problem. Metal fuses incorporating refractory barrier metal can also be programmed reliably; the aluminum is ejected first, but the thin refractory metal soon follows.

Polysilicon fuses are more difficult to program. Silicon melts at a much higher temperature than aluminum (1410°C versus 660°C), and it is brittle and prone to fracturing from the stresses of rapid heating. The polysilicon may crack before it begins to melt unless the programming current pulse has an extremely fast rise time (< 25nS). Such fractures cause the current flow to stop and prevent proper programming. Mechanical stresses can cause cracked fuses to reform at any time. This type of reliability failure can be prevented by ensuring that the programming pulse has a sufficiently fast rise time to blow the fuse before cracks appear.

Both polysilicon and aluminum fuses are difficult to program after encapsulation. The plastic seals the opening over the fuse and prevents the conductive material from being ejected. Not only does this impair the blowing of the fuses, but it also makes them prone to regrowth because conductive material remains near them. Some designs use circuits to detect changes in resistance between a programmed fuse and a reference fuse that is left unprogrammed. Although such circuitry is complex and unwieldy, it does allow post-package trimming of resistors. Modern CMOS and BiCMOS designs sometimes substitute electrically programmable read-only memory (EEPROM) elements for the fuses to save space and to simplify the programming circuitry.

The programming process can cause high voltages to appear on circuitry connected to the fuse. A large current flows through the fuse in the instant before it blows, and the sudden interruption of this current can cause voltage transients due to parasitic inductances. These transients can avalanche junctions or damage thin gate oxides. The magnitude of the transients can be reduced by minimizing the loop area of the programming circuit. Especially difficult cases may benefit from the addition of integrated Zener clamps. Circuit designers can help minimize the impact of fuse programming transients by placing the fuses on the least-vulnerable end of

Melting and boiling point data: R. C. Weast, ed., CRC Handbook of Chemistry and Physics, 62nd ed. (Boca Raton, FL: CRC Press, 1981), pp. B-2 - B-48. Values are rounded to the nearest ten degrees.

a resistor. For example, the resistor normally trimmed in a Brokaw bandgap<sup>31</sup> connects between the emitter of an NPN transistor and ground. The trims should be placed on the grounded end of the resistor so that transients must pass through the rest of the resistor before reaching the base-emitter junction. This same connection also saves a trimpad because the lowest fuse connects to ground.

Several fuses in combination can provide additional trim resolution. The resistor segments should be binary weighted to ensure that the achievable values of resistance are uniformly spaced across the trim range. This not only provides the maximum possible trim range for a given precision but also simplifies the design of the test program by allowing the use of a binary search algorithm. Binary weighting can be implemented in either of two ways. If the voltage across a resistor requires trimming, then the resistors should be connected in series and weighted  $R_{lsb}: 2R_{lsb}: 4R_{lsb}: 8R_{lsb}\dots$  where  $R_{lsb}$  is the value of the least significant bit (LSB) of the trim network. Figure 5.24A shows a 3-bit binary-weighted voltage trim scheme. If the current through a resistor requires trimming, then the resistors should be connected in parallel and weighted in the ratio  $R_{msb}: R_{msb}/2: R_{msb}/4: R_{msb}/8\dots$  where  $R_{msb}$  is the value of the most significant bit (MSB) resistor (Figure 5.24B).



FIGURE 5.24 Two different binary-weighted resistor trim schemes using fuses: (A) series-connected and (B) parallel-connected. Both cases assume that the ground pad is used to program the fuses.

A precision trim scheme often requires a very small LSB resistance. Minimum-width resistors of less than about  $1k\Omega$  may overheat during trimming, causing resistance variations and, in extreme cases, outright failures. Smaller resistors can be implemented as parallel combinations of two or more resistors, each having a relatively large resistance, but this technique becomes impractical for resistors much smaller than  $200\Omega$ . A technique called differential trimming can implement arbitrarily small LSB resistances. This scheme requires two resistors per trim bit rather than one. The two resistors are connected in parallel while the fuse remains intact. Blowing the fuse disconnects one of the resistors and leaves the other to conduct the current alone. The effective LSB resistance equals the difference between the two

<sup>&</sup>lt;sup>31</sup> A. P. Brokaw, "A Simple Three-Terminal IC Bandgap Reference," IEEE J. Solid-State Circuits, SC-9, 1974, pp. 388-393.

<sup>&</sup>lt;sup>32</sup> See Grebene, pp. 156-158.

resistor values. Figure 5.25 shows an example of differential trim applied to the LSB of a two-bit, series-connected trim scheme. If  $R_A$  has a value of  $1k\Omega$  and  $R_B$  has a value of  $250\Omega$ , then the parallel combination of these resistors equals 2000. The difference between  $R_B$  acting alone and the two resistors acting in parallel therefore equals  $50\Omega$ .

**FIGURE 5.25** Differential trim scheme applied to the LSB fuse,  $F_2$ , of a series-connected binary-weighted trim network.



Differential trimming requires two trimpads per bit, while standard trimming requires only one pad per bit. The additional trimpads required for differential trim make this technique uneconomic for all but the smallest resistors. Resistors smaller than about  $500\Omega$  usually benefit from differential trimming, while larger resistors are better implemented as standard trims.

Fuse trim schemes require trim pads around the periphery of the die, but precision resistors normally reside in the interior to minimize mechanical stresses. Long leads are required to connect fuses at the edge of the die to resistors in the middle. These leads not only waste die area but can also pick up noise from other circuitry. If CMOS transistors are available, then these can be used as switches to reconfigure the resistor network. These transistors can, in turn, be controlled by fuses placed around the periphery of the die. Since the fuse leads no longer connect directly to the trim resistors, they are less susceptible to noise, and their length and routing become less critical. Care must be taken to ensure that the CMOS transistors have small on-resistances compared with the trim resistors. The gate drive voltage for these transistors must be derived from a well-regulated supply, since this voltage will modulate their on-resistance. The design of remotely programmed trim networks is beyond the scope of this text, but the foregoing comments should convey the general concept.

Some designers have attempted to use remotely programmed poly fuses to implement look-ahead trimming. A voltage sufficient to switch the transistor but inadequate to blow the fuse can be used to test the results of programming the fuse before committing to it. Unless the circuitry is specifically designed to switch at low voltages, the look-ahead process may overstress the poly fuse, causing it to increase in value to the point where it can no longer be reliably programmed.<sup>33</sup>

Poly fuses have been reliably programmed after encapsulation by using circuitry to compare the resistance of the blown fuse to an unprogrammed reference fuse.

<sup>&</sup>lt;sup>3</sup> D.W. Greve. "Programming Mechanism of Polysilicon Resistor Fuses," *IEEE Trans. on Electron Devices*, Vol. ED-29, #4, 1982, pp. 719–724.

Even if programming does not result in a clean open circuit, it almost invariably causes resistance changes that can be detected in this manner.

## Zener Zaps

Zener diodes short-circuit when severely overloaded, and this phenomenon forms the basis of the trim device called a Zener zap. The Zener diodes connect across segments of the resistor network in the same manner as the fuses shown in Figures 5.24 and 5.25. The Zeners must be oriented so that they remain reverse-biased during normal operation, and the voltage placed across each Zener must not exceed the base-emitter breakdown voltage. The Zeners appear as open circuits until they are programmed, after which they appear as shorts. The act of programming a Zener is called zapping, so these Zeners are called zap Zeners, or Zener zaps.

Figure 5.26A shows the layout of a Zener zap constructed in a standard bipolar process. The device has the same basic structure as a small NPN transistor. The collector and emitter terminals of the NPN together form the cathode of the Zener and the base terminal serves as the anode. Because the device is used as a Zener, little or no current flows through its collector contact. Deep-N+ is therefore unnecessary and can be omitted to save space. The emitter and base contacts should be placed as close as layout rules allow to facilitate the zapping process. The emitter should extend as close to the base contact as possible to minimize the series resistance of the Zener. Although the illustrated Zener zap structure uses a separate collector contact, an alternate layout involves stretching the emitter so that it extends beyond the base diffusion and thus shorts to the tank. This layout theoretically consumes less space, but since the tanks can extend underneath the adjacent trimpads, the two layouts actually consume similar amounts of area.



FIGURE 5.26 Zener zap constructed using base and emitter diffusions from a standard bipolar process: (A) layout of unprogrammed Zener and (B) cross section of programmed Zener.

Programming involves forcing a large reverse current through the diode to avalanche its base-emitter junction.<sup>34</sup> A programming current of about 250mA will result in a total drop of as much as 10 to 20V across the Zener, much of this due to internal series resistance. The resulting power dissipation in a very limited volume of silicon results in extreme localized heating. The aluminum metal contacting the silicon melts, and a molten filament of aluminum-silicon alloy flows underneath the oxide and bridges the gap between the contacts (Figure 5.26B). Once this filament forms, the resistance of the Zener zap drops to a few Ohms.

G. Erdi, "A Precision Trim Technique for Monolithic Analog Circuits," IEEE J. Solid-State Circuits, SC-10, 1975, pp. 412-416.

Zener zaps require the same arrangements of pads as fuses, so the networks illustrated in Figures 5.24 and 5.25 are applicable to Zeners as well as to fuses. Because larger voltages are generally required to program Zeners than fuses, care must be taken to ensure that the circuitry connected to the trim network can withstand a momentary overvoltage condition. As long as a few kilohms of resistance lie between the zaps and the remainder of the circuit, programming will generally cause no harm. If necessary, diodes or Zeners can be used to clamp the voltage seen by delicate circuitry.

Zener zapping involves the formation of an aluminum-silicon alloy, and this in turn presumes that aluminum is directly touching the silicon. The presence of refractory barrier metal or silicide between the aluminum metal and the silicon interferes with the zapping process. Experimental fabrication of Zener zaps on a process using refractory barrier metal demonstrated that the Zeners could be zapped, but only with difficulty. The programming current had to be nearly doubled, and some wafer lots of material resisted zapping. Based on this experiment, Zener zaps appear unsuitable for processes employing refractory barrier metal or silicided contacts.

Unlike fuses, Zener zaps do not require openings in the protective overcoat. This not only eliminates a potential pathway for contaminants to enter the die but also raises the possibility of trimming packaged units. While post-package trimming is certainly possible, in practice it has rarely been implemented because of the large number of pins (or alternatively, the large power devices) required for zapping.

Very short emitter resistors can be zapped by the same mechanism as Zeners. Attempts have been made to regulate the zapping process to provide infinite adjustability. Since the molten filament moves at a finite speed, it is theoretically possible to halt the programming process before the gap between the contacts is fully bridged. In practice, the filament moves so quickly and so erratically that it is difficult to control, and this scheme cannot be recommended for production use.

#### Laser Trims

Another method of trimming uses a laser to alter the resistance of a thin conductive film. These films commonly consist of nichrome (a nickel-chromium alloy) or sichrome (a silicon-chromium mixture). The laser beam causes localized heating, which alters the grain structure or the chemical composition of the material to drastically increase its resistance. The protective overcoat remains intact since the material does not actually melt or vaporize. Each shot of the laser affects a circular zone about 3 to 10 µm in diameter. By moving the laser incrementally while performing a series of shots, a continuous line of high-resistance material can be formed. It is possible to virtually sever a resistor by this process, allowing discrete adjustments to a network of resistor segments. Alternatively, the value of the resistor can be continuously monitored and the trim halted once the desired resistance has been achieved. Continuous trimming allows finer resolution, but it also alters the temperature coefficient of the resistor because current continues to flow through portions of the material that have been altered by heat from the laser beam. The change in temperature coefficient is proportional to the increase in resistance caused by trimming, but it rarely exceeds 100ppm/°C. Discrete trimming entirely avoids this problem because current only flows through links that have not been altered by exposure to the laser beam.

<sup>35</sup> F. W. Trafton, private communication.

<sup>&</sup>lt;sup>6</sup> R. L. Vyne, W. F. Davis, and D. M. Susak, "A Monolithic P-channel JFET Quad Op Amp with In-Package Trim and Enhanced Gain-Bandwidth Product," *IEEE J. Solid-State Circuits*, Vol. SC-22, #6, 1987, pp. 1130-1138. Also see R. L. Vyne, "Method for resistor trimming by metal migration," US Patent 4 606 781, Aug. 1986.

191

Figure 5.27A shows one common style of continuously trimmed, thin-film resistor. The laser beam first moves laterally across the resistor. When the resistance has increased to about 90% of the target value, the laser beam begins to move down the length of the resistor. This longitudinal cut causes a more gradual increase in resistance and therefore allows finer trim resolution. This trim technique can produce tolerances of better than ±0.1%, but it requires resistors at least 30 to 50 mm wide. Figure 5.27B shows another style of layout frequently employed for continuous trimming. Discrete trims usually employ loop or ladder networks similar to those of Figures 5.27C and D. The value of the resistor will depend on how many of its segments have been severed. The segments of a discrete network can be made arbitrarily narrow, but they must lie some 10 mm apart in order to allow the laser to sever only one link at a time.





FIGURE 5.27 Four different schemes for laser-trimming thin-film resistors: (A) notched bar, (B) tophat, (C) looped layout, and (D) ladder layout.37 The heavy black lines show the path of the laser beam through the resistor.

Lasers are also used to sever metal and poly links. Unlike electrical fuses, these laser-ablated links are normally covered by a thin layer of oxide or oxynitride. The laser penetrates this overcoat and heats the fuse to the point of vaporization. The resulting pressure shatters the overcoat and allows the fuse material to explosively erupt outward. The extreme temperatures and pressures generated by laser ablation allow a very clean cut with minimal splattering. The networks used for laser trimming are similar to those shown in Figure 5.24, but they require no trimpads. Differential trimming is unnecessary and there is no danger of damaging sensitive circuitry. The width of the laser-ablated link is quite critical. Excessively narrow links cannot be successfully ablated because insufficient material exists to produce the pressure necessary to rupture the overcoat. Very wide links require multiple laser shots and tend to splatter. Typical laser-ablated links are about 1 µm wide by 15 µm long. The links must reside far enough from adjacent circuitry to prevent the laser from interfering with other devices. A spacing of 10 to 15 µm usually provides adequate clearance for the trimming process.

## 57 SUMMARY

Resistors are the most common type of passive component in analog integrated circuits, and many different types are available. For standard bipolar products, lower values of resistance are obtainable using base and emitter resistors while higher values usually require HSR implant resistors. Extremely low-value resistors can be fabricated using aluminum metallization, while pinched structures can provide high

<sup>37</sup> After Glaser, et al., p. 358.

resistances as long as their nonlinearity is not a concern. CMOS and BiCMOS processes typically offer doped polysilicon resistors that are superior to diffused resistors. Metal resistors are still used for very low-value resistors, and well resistors are sometimes used to obtain large values of resistance when high-sheet poly is unavailable. Thin-film resistors offer superior temperature stability at a higher manufacturing cost.

The value of most resistors can be determined by means of a simple computation involving width and length. A width correction factor may be needed to account for process size adjusts and outdiffusion. Each rectangular 90° turn inserted into a serpentine resistor adds approximately a half square. Each circular 180° turn adds approximately three squares. The corrections for nonuniform current flow near the contacts can usually be ignored because these rarely amount to more than a half square.

Provision can be made for tweaking resistors by means of sliding contacts, sliding heads, trombone slides, and metal option jumpers. Trimming can be performed by means of fuses, Zener zaps, or laser adjustment. Laser trimming of thin-film resistors can produce extremely precise and stable resistors, while Zener zaps potentially allow post-package trimming for canceling package shifts.

## 5.8 EXERCISES

Refer to Appendix C for layout rules and process specifications.

- 5.1. What is the sheet resistance of a 7kÅ aluminum film if its resistivity equals 2.8μΩ·cm?
- 5.2. Suppose a standard bipolar base resistor has a value of 2kΩ, a sheet resistance of 160Ω/□, a uniform width of 8μm, and two 5×5μm contacts. Compute the change in resistance caused by each of the following:
  - a. A width bias of 0.4 mm.
  - h. Nonuniform current flow.
  - c. Contact resistance, assuming Al-Cu-Si metallization.
- 5.3. Lay out a 20kΩ minimum-width serpentine standard bipolar base resistor. Place the two contacts as close to one another as possible. Assume a width bias of 0.4µm and ignore all other sources of error except the contributions of turns. The resistor tank should have a roughly square aspect ratio.
- 5.4. Using the guidelines of Section 5.3, recommend a width for each of the following types of resistors, assuming a moderate degree of accuracy is required:
  - o. Standard bipolar base.
  - b. Standard bipolar HSR.

    Analog BiCMOS base
  - Analog BiCMOS base.
  - d Analog ECMOS poly-2.
- 5.5. If a 2kΩ/□ HSR resistor has a value of 34.4.0 at 25°C, calculate its value at 125°C given a linear TCR of +2200ppm/°C. What percentage change does this represent?
- 5.6. Suppose that a 200Ω/
  poly resistor must support a voltage differential of 5V. How short could this resistor be made before voltage nonlinearities become a concern? Consider both self-heating and granularity.
- 5.7. Lay out a 30kΩ HSR resistor with a width of 8μm. Account for the effects of width bias, base head resistance, and contact resistance. Assume a width bias of 0.2μm, a length bias of 0.15μm, and a base width bias of 0.4μm. The metallization system is Al-Cu/Ti-W/PtSi. Compute the change in resistance caused by each of the factors considered when designing the resistor.
- 5.8. Lay out a serpentine high-sheet poly-2 resistor with a width of 4μm and a value of 150kΩ. Assume the body of the resistor has a sheet resistance of 600Ω/□ and the NSD-doped heads have a sheet resistance of 50Ω/□. To allow for misalignment, the overlap of NSD over contact must equal at least 2μm. Account for turns, but ignore all other correction factors.

- Design a  $5k\Omega$  standard bipolar base resistor with a sliding contact allowing a  $\pm 10\%$  adjustment of its value. Use a drawn resistor width of  $8\mu$ m and a width bias of  $0.4\mu$ m. Account for turns, but ignore all other correction factors.
- 5.10. Design a  $25k\Omega$  standard bipolar HSR resistor incorporating a sliding head allowing a  $\pm 20\%$  adjustment of its value. Assume the resistor width equals  $8\mu$ m and that the HSR width bias equals  $0.2\mu$ m. Account for turns, but ignore all other correction factors.
- 5.11. Design à PSD-doped poly-2 resistor with a value of  $50k\Omega$  and a width of  $4\mu m$ . Allow an adjustment of  $\pm 25\%$  in value by means of a trombone slide. Account for turns, but ignore all other correction factors.
- 5.12. Design a polysilicon fuse. Use a strip of minimum-width poly-1 as the fuse, and place a 5×5µm opening in the protective overcoat over the fuse. Contact either end of the fuse with an array of at least four contacts. Keep metal a minimum of 2µm away from the opening in the protective overcoat. Assume the trimpads require 75×75µm openings in the protective overcoat.
- 5.13. Lay out a series-connected binary-weighted resistor network consisting of four resistors, the smallest of which equals  $1k\Omega$ . Assume all of these resistors consist of PSD-doped poly-2 with a width of  $4\mu m$ . Make all resistors from one or more  $1k\Omega$  segments to ensure precise matching. Assume a width bias of  $0.2\mu m$  and ignore all other correction factors. Connect an array of four polysilicon fuses (designed in Exercise 5.12) to the resistor array to complete the trim network.
- \$.14. Lay out a standard bipolar Zener zap. Assume that the emitter contact has a width of 8µm and minimize all other dimensions. Assume the trimpads require 75×75µm openings in the protective overcoat. The tank and NBL geometries can reside beneath the trimpads.